Mon, Jan 26, 2015, 6:05 PM EST - U.S. Markets closed

Recent

% | $
Quotes you view appear here for quick access.

Intel Corporation Message Board

  • semiconductorguy@rocketmail.com semiconductorguy Feb 18, 2013 11:10 AM Flag

    Process naming: 22nm, 14nm, etc....

     

    In planar process technologies the 28nm or 20nm implies the minimum transistor gate length of 28nm or 20nm. Corresponding to that lithographic capability are two other critical dimensions: the “contacted gate pitch” and the “metal pitch” for the lowest, thinnest metal layers. (Higher metal layers will be thicker with less resistance which are more suitable for longer routes but will have a greater width+space design pitch.)

    FinFETS changed this of course since they are transistors in the 3rd dimension. Intel 22nm, TSMC 16nm, Samsung 14nm are named by marketing people not technologists. The new 14nm processes use 20nm process technology with FinFET transistors. That is why 14nm will launch and ramp much faster than previous nodes, the yield learning has already be done at 20nm. So yes you will see risk 14nm silicon in 2014 with production in 2015.

    What kind of added value do FinFETS have at 14nm compared to 20nm planar? This is based on ARM test chips so consider it preliminary:

    2-3% higher cost
    37% more performance
    90% less power

    14nm FinFET is going to be a good node, especially for the mobile guys. These numbers are Samsung 14nm, I have no idea what Intel 14nm will end up at.

    This topic is deleted.
    SortNewest  |  Oldest  |  Most Replied Expand all replies
    • "So yes you will see risk (ARM) 14nm silicon in 2014 with production in 2015."

      [In your dreams. They never hit any of their promised dates, yields or ramps...]

      Sentiment: Strong Buy

    • Foundries Rush 3-D Transistors

      Nearly two years after Intel, the world's leading foundries scramble to get FinFETs into the hands of chip designers

      By Rachel Courtland / January 2013
      Share on printShare on emailShare on facebookShare on twitterShare on stumbleuponShare on linkedin

      Share on redditMore Sharing Services38

      Photo: Taiwan Semiconductor Manufacturing Co.

      The 3-D transistor is poised to go mainstream. After falling behind Intel, the world’s biggest foundries are all gearing up to produce these cutting edge switches. And to accelerate the process, some have opted to take an unusual step: marrying the new transistors with an older approach to building the wiring that ties them together on a chip.


      The hope is that this hybrid strategy will help foundries make 3-D transistors, or FinFETs, available to most of the world’s semiconductor firms by 2014, a good year earlier than anticipated. That could help close the gap with Intel, which unveiled the first commercial 3-D transistor process in 2011 and likely aims to supply the technology, with few exceptions, only to itself. Intel plans to release the transistors in smartphone and tablet chips tailor-made to compete against the foundries’ customers. 


      Chipmakers are switching to FinFETs because each time they have shrunk their ordinary, planar transistors, manufacturers have seen a smaller performance gain. FinFETs—which effectively turn the transistor’s current- carrying channel on its side to create a fin—carry more current and leak less of it, making for circuits that perform better and use less power. GlobalFoundries, Samsung, Taiwan Semiconductor Manufacturing Co. (TSMC), and United Microelectronics have all made it clear that they plan to pursue the technology. They aim to introduce FinFETs at the 14-nanometer-manufacturing-process node—a step, more or less, behind Intel’s 22-nm introduction. 


      To get there, both GlobalFoundries and TSMC have revealed they’ll take a half step. They will replace planar transistors with a denser array of FinFETs, but they won’t advance the manufacturing process used to build the wiring that connects the devices on the “back end” layers of the chip. As a result, although there will be more transistors in any given area, a good number of them won’t be connected and therefore can’t be used. The chips won’t be much smaller than the 20-nm generation, which is going into production now. That means the foundries won’t be able to create more of them on a single wafer to reduce costs. Nonetheless, GlobalFoundries expects the chips it will produce could be as much #$%$ percent faster or 40 percent less power hungry than the 20-nm generation. 


      For GlobalFoundries, the advantage of this halfway approach is that it will let the company keep more than 7000 design rules that were developed for the 20-nm planar chip, while changing just 60 or so that are needed to describe the fin, says Subramani Kengeri, vice president of advanced technology architecture at GlobalFoundries. “First- generation FinFET is a huge challenge. There’s no question about it,” says Kengeri. “Adding more risks to that by adding other complexi ties that were not necessarily fin- related was not prudent.” All told, the hybrid approach should allow the company to accelerate production by a year.



      Illustration: Emily Cooper

      FINS ARE IN: Three-dimensional transistors, or FinFETs, control current between the source and drain more effectively by surrounding the transistor channel with the gate on three sides.


      Click on the image for a larger view.

      TSMC, which calls its FinFET scheme a 16-nm process, says its chips are “similar” in size and density to other foundries’ 14-nm offerings. Later this year, both TSMC and GlobalFoundries hope to create small batches of test chips for customers and are targeting full production in 2014, which will put the companies’ releases more or less on the same schedule as that of Intel’s own 14-nm chips.


      “I think this incremental strategy is probably a very sound, safe way of not changing too many things at the same time and developing something they can be sure can be production worthy,” says Chi-Ping Hsu, who heads up research and development for the Silicon Realization Group at Cadence, an electronic design automation firm based in San Jose, Calif.


      FinFETs are “a huge challenge for the whole industry,” Hsu says. He estimates that his team at Cadence has already spent some 4000 man-years overhauling computer code for today’s generation of chips so that processor operation can be simu lated in a realistic time frame. FinFETs, which boast stronger electrical effects on their neighbors and have dimensions that can’t be adjusted, are an added challenge. Hsu reckons it will cost the foundries and their partners some US $6 billion to develop the manufacturing prowess and the computational tools needed to make 14-nm and 16-nm chips.


      Whether the investment will pay off in the end is unclear, says Sam Tuan Wang, chief analyst for semiconductor foundries at Gartner. “People say if Intel can do it, I can do it. That’s not true,” he says. We may not have to wait long to find out

      • 1 Reply to justfine790
      • "Nonetheless, GlobalFoundries expects the chips it will produce could be as much #$%$ percent faster or 40 percent less power hungry than the 20-nm generation."

        That should be 55 percent faster

        spectrumDOTieeeDOTorg/semiconductors/devices/foundries-rush-3d-transistors/?utm_source=techalert&utm_medium=email&utm_campaign=010313

 
INTC
35.81-0.64(-1.76%)Jan 26 4:00 PMEST

Trending Tickers

i
Trending Tickers features significant U.S. stocks showing the most dramatic increase in user interest in Yahoo Finance in the previous hour over historic norms. The list is limited to those equities which trade at least 100,000 shares on an average day and have a market cap of more than $300 million.